Verifying SystemC: a Software Model Checking Approach

Alessandro Cimatti Andrea Micheli Iman Narasamdy Marco Roveri
Fondazione Bruno Kessler – FBK-irst – Embedded System Unit – Italy
{cimatti,amicheli,narasamdy,roveri}@fbk.eu

Abstract—SystemC is becoming a de-facto standard for the development of embedded systems. Verification of SystemC designs is critical since it can prevent error propagation down to the hardware. SystemC allows for very efficient simulations before synthesizing the RTL description, but formal verification is still at a preliminary stage. Recent works translate SystemC into the input language of finite-state model checkers, but they abstract away relevant semantic aspects, and show limited scalability.

In this paper, we approach formal verification of SystemC by reduction to software model checking. We explore two directions. First, we rely on a translation from SystemC to a sequential C program, that contains both the mapping of the SystemC threads in form of C functions, and the coding of relevant semantic aspects (e.g. of the SystemC kernel). In terms of verification, this enables the “off-the-shelf” use of model checking techniques for sequential software, such as lazy abstraction.

Second, we propose an approach that exploits the intrinsic structure of SystemC. In particular, each SystemC thread is translated into a separate sequential program and explored with lazy abstraction, while the overall verification is orchestrated by the direct execution of the SystemC scheduler. The technique can be seen as generalizing lazy abstraction to the case of multi-threaded software with exclusive threads and cooperative scheduling.

The above approaches have been implemented in a new software model checker. An experimental evaluation carried out on several case studies taken from the SystemC distribution and from the literature demonstrate the potential of the approach.

I. INTRODUCTION

The development of System-on-Chips (SoCs) is often started by writing an executable model, using high-level languages such as SystemC [1]. Verification of SystemC designs is an important issue, since errors identified in such models can reveal errors in the specification and prevent error propagation down to the hardware.

SystemC is arguably becoming a de-facto standard, since it allows for high-speed simulation before synthesizing the RTL hardware description. However, formal verification of SystemC is still at a preliminary stage. In fact, a SystemC design is a very complex entity, that can be thought of as multi-threaded software, where scheduling is cooperative and carried out according to a specific set of rules [2], and the execution of threads is mutually exclusive.

There have been several works that have tried to apply model checking techniques to complement simulation [3]–[7]. These approaches map the problem of SystemC verification to some kind of model checking problem, but suffer from severe limitations. Some of them disregard significant semantic aspects, e.g., they fail to precisely model the SystemC scheduler or the communication primitives. Others show poor scalability of model checking, because of too many details included in the model.

In this paper we present an alternative approach to the verification of safety properties (in the form of program assertions) of SystemC designs, based on software model checking techniques [8]–[11]. The primary motivation is to investigate the effectiveness of such techniques, that have built-in abstraction capabilities, and have shown significant success in the analysis of sequential software.

We explore two directions. First, we rely on a translation from SystemC to a sequential C program, that contains both the mapping of the SystemC threads in form of C functions, and the coding of relevant semantic aspects (e.g. of the SystemC kernel). In terms of verification, this enables the “off-the-shelf” use of model checking techniques for sequential software.

However, the exploration carried out during software model checking treats in the same way both the code of the threads and the kernel model. This turns out to be a problem, mostly because the abstraction of the kernel is often too aggressive, and many refinements are needed to re-introduce abstracted details.

Thus, we propose an improved approach, that exploits the intrinsic structure of SystemC. In particular, each SystemC thread is translated into a separate sequential program and explored with lazy abstraction, i.e. by constructing an abstract reachability tree as in [8], [12]. The overall verification is orchestrated by the direct execution of the SystemC scheduler, with techniques similar to explicit-state model checking. This technique, in the following referred to as Explicit-Scheduler/Symbolic Threads (ESST) model checking, is not limited to SystemC: it lifts lazy abstraction to the general case of multi-threaded software with exclusive threads and cooperative scheduling.

We have implemented our approaches into a tool chain that includes a SystemC front-end derived from PINAPA [13], and a new software model checker, called SYCMC, using several extensions built on top of NuSMV and MathSAT [14]–[16]. We have been experimenting the two approaches on a set of benchmarks taken and adapted from the SystemC distribution, and from other works that are concerned with the verification of SystemC designs. First, we have run several software model checkers on the sequential C programs resulting from the translation of SystemC designs. Finally, we have experimented with the new ESST model checking algorithm. The results, although preliminary, are promising. In particular, the ESST algorithm demonstrates dramatic speed ups over the first approach based on the verification of sequentialized C programs.

The structure of this paper is as follows. In Section II we introduce SystemC. In Section III we reduce model checking
of SystemC designs to model checking of sequential C. In Section IV we present ESST model checking. In Section V we discuss some related work. We present the results of the experimental evaluation in Section VI. Finally, in Section VII we draw conclusions and outline some future work.

II. BACKGROUND ON SYSTEMC

SystemC is a C++ library that consists of (1) a core language that allows one to model a SoC by specifying its components and architecture, and (2) a simulation kernel (or scheduler) that schedules and runs processes (or threads) of components. SoC components are modeled as SystemC modules (or C++ classes). Channels abstract communication between modules, while ports in a module are used to bind the modules with channels. The SystemC library provides primitive channels such as signal, mutex, semaphore and queue.

A module contains one or more threads describing the parallel behavior of the SoC design. The SystemC library also provides general-purpose events used for the synchronization between threads. A thread can suspend itself by waiting for an event \( e \), i.e. by calling \( \text{wait}(e) \), or by waiting for some specified time, i.e. by calling \( \text{wait}(t) \), for some time unit \( t \geq 0 \). A thread can perform immediate notification of an event \( e \), by calling \( \text{e.notify()} \), or delayed notification, by calling \( \text{e.notify}(t) \) for some time unit \( t \).

The SystemC scheduler is a cooperative non-preempting scheduler that runs at most one thread at a time. During a simulation, the state of a thread changes from sleeping, to runnable, and to running. A running thread will only give control back to the scheduler by suspending itself. The scheduler runs all runnable threads, one at a time, in a single delta cycle, while postponing the channel updates made by the threads. When there are no more runnable threads, the scheduler materializes the channel updates, and wakes up all sleeping threads that are sensitive to the updated channels. If, after this step, there are some runnable threads, then the scheduler moves to the next delta cycle. Otherwise, it accelerates the simulation time to the nearest time point where a sleeping thread or an event can be woken up. The scheduler quits if there is no more runnable thread after time acceleration.

Listing 1 depicts an excerpt of a simple producer-consumer example in SystemC. It defines the producer that has two threads, write and read. The thread write sends the value stored in the variable \( d \) to the consumer by calling the function put in the consumer, and then waits for the event \( e \) to be notified. The method thread read reads from the channel bound to the input port \( p_{in} \) and notify the event \( e \). It is sensitive to the input port \( p_{in} \). A method thread only suspends itself by exiting the function and becomes runnable when the channel bound to the port is updated. The function \( \text{dont_initialize}() \) makes the thread read not runnable at the beginning of simulation. The consumer consists of two threads: compute and write_b. The thread compute is triggered by the event \( f \) notified by the function put that was called by the producer. The interface \( \text{write_if}() \) contains the signature of put and is derived from the SystemC interface. The thread compute

```plaintext
Listing 1. Definition of a producer/consumer design in SystemC.

```
channels, and events are translated into a set of global variables. We assume that the SystemC design does not contain any dynamic creation of such components. We also assume that each function call in the SystemC thread code can be inlined statically.

To model context switches that occurs during the SystemC simulation, for each thread \( t \), we introduce the following supporting variables: (1) \( _{t\_pc} \) keeps track of the program counter of the thread; (2) \( _{t\_state} \) keeps track of the status of the thread, whose possible values are SLEEP, RUNNABLE, or RUNNING; (3) \( _{event\_t} \) describes the status of the event associated with the thread, whose possible values are DELTA, FIRED, TIME, or NONE; and (4) \( _{event\_time\_t} \) keeps track of the notification time of the event associate with the thread. The status DELTA indicates that the event will be triggered at the transition from current delta cycle to the next one. The status TIME indicates that the event will be triggered at some time in the future. The status FIRED indicates that the event has just been triggered, while the status NONE indicates there is no notification or triggering applied to the event. Similarly, for each event \( e \) occurring in the design, we introduce a variable \( _{event\_e} \) whose values range over event status and a variable \( _{time\_event\_e} \) that keeps track of the notification time. For succinctness of presentation, we do not prefix the above variables with the names of module instances that own the threads. Moreover, when the design has no time notification we omit the TIME status and the variable that keeps track of the notification time.

Member variables of a module instance are visible by all its threads. Thus, they are translated into global variables in the C program. For variables local to some thread, as context switches require saving and restoring such variables, we introduce for every local variable \( l \) of thread \( t \) a global variable \( l\_t \) of the same type as \( l \). Saving the value of \( l \) means assigning its value to \( l\_t \) while restoring the value of \( l \) means assigning \( l\_t \)'s value to \( l \). Listing 2 shows the variables introduced for the thread \( write \) and for all the events of Listing 1.

Listing 2. Excerpt of the C preamble.

```c
1 int d; // Global variable for producer. */
2 /* Events in the design */
3 int event_e; // Status of event e. */
4 int event_f; // Status of event f. */
5 int event_t; // Status of event t. */
6 int event_g; // Status of event g. */
7 /* Local to thread producer: */
8 int write_pc; // Program counter. */
9 int event_state; // Status of thread. */
10 int event_write; // Status of thread event. */
11 int t_write; // Local variable t. */
```

Listing 3. Sequential thread \( write \) of producer.

```c
1 void write() {
2 int t;
3 /* Local jump table */
4 if (write_pc == WRITE_ENTRY) goto WRITE_ENTRY;
5 else if (write_pc == WRITE_WAIT_1) goto WRITE_WAIT_1;
6 else if (write_pc == WRITE_WAIT_2) goto WRITE_WAIT_2;
7 WRITE_ENTRY;
8 /* wait(SC_ZERO_TIME): BEGIN */
9 write_state = SC-begin;
10 write_pc = WRITE_WAIT_1;
11 event = DELTA;
12 t_write = t; /* Save t. */
13 return;
14 WRITE_WAIT_1:
15 t = _t_write; /* Restore t. */
16 /* wait(SC_ZERO_TIME): END */
17 while (t) {
18 t = d;
19 /* inline consumer: put BEGIN */
20 data = d;
21 event_f = FIRED; /* / * notify() BEGIN */
22 activate_threads();
23 event_f = NONE; /* / * notify() END */
24 /* inline consumer: put END */
25 /* wait() BEGIN */
26 write_state = SLEEP;
27 write_pc = WRITE_WAIT_2;
28 t_write = t; /* Save t. */
29 return;
30 WRITE_WAIT_2:
31 /* t = _t_write; /* Restore t. */
32 /* wait() END */
33 assert(d == t);
34 }
```

An event \( e \) can be specified to be notified at immediate time or at some time in the future. In the former case, every thread that depends on the notified event has to be triggered. To this end, we introduce for each thread \( t \) a function \( is\_t\_triggered \) that returns \( 1 \) if the thread is triggered, 0 otherwise. Now immediate notifications can be modeled by the following instructions: (1) an assignment setting the event’s status to FIRED; (2) a list of queries checking if threads are triggered, and if they are triggered, their status are set to RUNNABLE; this list is represented by the function activate_threads(); and (3) an assignment setting the event’s status to NONE. Lines 21–23 of Listing 3 shows the translation of \( f.notify() \). Listing 4 shows the code for thread activation. The notification by \( e.notify(SC_ZERO_TIME) \) is modeled similarly to \( wait(SC_ZERO_TIME) \), that is, we set the variable \( event\_e \) to DELTA. To model general time delayed notification, one needs a statement that assigns the delayed notification time to the variable associated with the event that keeps track of the notification time.

Next, we inline the function calls in the SystemC code. For instance, the inlining of the call \( p_w->put(d) \) in \( write \) is shown in lines 19–24 of Listing 3. As we will discuss later, function inlining can give advantages to the application of software model checking techniques, particularly in the encoding of the threads.
A signal channel $s$ is represented by two global variables $s_{\text{old}}$ and $s_{\text{new}}$. Writing to and reading from a port bound to the channel is modeled as, respectively, an assignment to $s_{\text{new}}$ and an assignment from $s_{\text{old}}$. For each channel, we include the update function of the channel in the resulting C program. For a signal $s$, the update function simply assigns $s_{\text{old}}$ with the value of $s_{\text{new}}$ if their values are different.

The SystemC scheduler is included in the C program resulting from the translation. The scheduler is shown in Listing 5. It consists of five phases: the initial phase, the evaluation phase, the update phase, the delta-notification phase, and the time phase. (We based the definition of the scheduler on [2])

In the initial phase all channels are updated by calling the corresponding update functions. The function $\text{init\_thread}$ changes the status of a thread to SLEEP if $\text{dint\_initialize}$ is specified for the thread. The function $\text{fire\_delta\_events}$ simply changes the status of an event to FIRED if it was previously DELTA, while the function $\text{reset\_events}$ changes the status to NONE. Similarly for the function $\text{fire\_time\_events}$. In the evaluation phase, denoted by function $\text{eval}$, all runnable threads are run one at a time. Unlike the original SystemC scheduler that explores only one schedule, in the verification we want to explore all possible schedules. To this end, we use the function $\text{nondet\()}$ that returns a non-deterministic value.

The scheduler enters the update phase when there is no more runnable thread. In the update phase all channels are updated. The scheduler then moves to the delta-notification phase. This phase signifies the transition from the current delta phase to the next one. In this phase the scheduler triggers all events whose status are DELTA, and subsequently wakes up triggered events. The time phase is entered if there is no runnable thread after the delta-notification phase. In this phase the scheduler simply accelerates the simulation time. The scheduler quits if there are no more runnable threads. Note that, this encoding of the scheduler admits one impossible schedule where no runnable threads are selected to run. However, the existence of such a schedule is benign given we are focusing on the verification of safety properties.

To complete the translation, all variables related to threads and events must be initialized. The program counter is initialized to the entry label, for example, $\text{write\_pc}$ is initialized to WRITE\_ENTRY. All variables whose values represent thread status are initialized to RUNNABLE, and all variables whose values represent event status are initialized to NONE. These initializations are performed in the function $\text{init\_model}$ called by the main function.

This translation from SystemC to sequentialized C preserves the behavior of the original SystemC design.

### B. Model Checking (SystemC as C)

The translation from SystemC to C presented above opens up the possibility to reduce the verification of a SystemC design to the problem of verifying the translated C program. Verification of C programs is possible by using existing software model checkers, such as SATBAS [17], BLAST [8], and CPA\_CHECKER [18]. We notice that these model checkers implement approaches that are complementary to the ones that have been proposed in the past to verify SystemC.

Among the above approaches, one particularly promising is the idea of model checking via lazy abstraction [10]. The approach is based on the construction and analysis of an abstract reachability tree (ART) using predicate abstraction. The approach can be seen as combining an exploration of the control flow automaton (CFA) of the program with explicit-state techniques, while the data path is analyzed by means of predicate abstraction. (See also [8]–[11], [18] for a more thorough discussion) The ART represents reachable abstract states obtained by unwinding the CFA of the program. An ART node typically consists of a control flow location, a call stack, and a formula representing a region or data states (i.e. assignments to each variable of the program of a value in its domain).

An ART node is expanded by applying the strongest post operator followed by predicate abstraction to the region and the outgoing CFA edge of the location labelling the node [12], [18]. When the expansion reaches an error location, if the path from the root to the node with the error location is feasible, then the path is a counter-example witnessing the error (or assertion violation). Otherwise, the path is analyzed to discover new predicates to track and to determine the point in the ART where to start the refinement to discard the spurious behavior.

Predicate abstraction can benefit from advanced SMT techniques like [15] and [16]. Large block encoding (LBE) for lazy-
abstraction has been proposed in [12] to reduce the number of paths (and nodes) in the ART that have to be explored independently. Intuitively, in LBE each edge in the CFA corresponds to a rooted directed acyclic graph (DAG) in the original CFA. Such an edge can be thought of as a summarization of the corresponding rooted DAG in the original CFA. In LBE function calls and loops in a program require block splitting. As we want to keep the number of blocks as small as possible, one can complementarily apply function inlining to calls to non-recursive functions and loop unrolling to the loops whose bounds are known. The refinement can benefit from proof of unsatisfiability and from interpolation based techniques. For instance, in [11] it has been described an interpolation based refinement approach where the relevant predicates at each location of the infeasible path are inferred from the interpolant between the two formulas that define the prefix and the suffix of the path.

The idea of applying software model checking techniques to the C program resulting from the translation of SystemC is, to the best of our knowledge, novel. The hope is that the various abstraction techniques may provide some leverage to tackle the state explosion problem.

However, we remark that the exploration of the ART carried out during software model checking will treat in the same way both the code of the threads and the kernel model. In a sense, a general purpose technique is being applied to programs that have a very specific structure, resulting from the sequentialization of concurrency. In the next section, we propose a generalization to software model checking that exploits this feature of the analyzed problems.

IV. EXPLICIT SCHEDULER + SYMBOLIC THREADS

In this section we propose a novel approach to the verification of SystemC designs. First, unlike the previous approach, here we decouple the scheduler from the threads. That is, the scheduler will no longer be part of the program, but is embedded in the model checking algorithm. Second, we combine the explicit model checking technique with the symbolic one based on lazy predicate abstraction. In this combination we still represent the state of each thread as a formula describing a region. But, unlike the classical lazy abstraction, we keep track of the states of scheduler explicitly. In the following, we refer to this technique as Explicit-Scheduler/Symbolic Threads (ESST) model checking. Fig. 1 shows an overview of this new approach.

We introduce several primitive functions to model SystemC synchronization mechanism and for interacting with the model checking algorithm. For example, the SystemC’s wait functions wait(l) and wait(e) are modeled by primitive functions wait(l) and wait_event(e), respectively. These primitive functions perform synchronization by updating the state of the scheduler. In the proposed algorithm the scheduler requires precise information about its state in order to schedule the threads. To this end, we assume that in the SystemC design the values of l and e in wait(l) and wait_event(e) can be determined statically. This assumption does not limit the applicability of our technique since, to the best of our knowledge, most real SystemC designs satisfy the assumption.

A. Abstract Reachability Forest

We build an abstract reachability forest (ARF) to describe reachable abstract states. An ARF consists of some ART’s, each of which is obtained by unwinding the running thread. The connections between one ART with the others in an ARF describe context switches.

For a model with n threads, each node in the ARF is a tuple \((q_1, s_1, \varphi_1), \ldots, (q_n, s_n, \varphi_n), \varphi, S)\), where (1) \(q_i, s_i, \varphi_i\) are, respectively, the program location, the call stack, and the region of thread \(i\), (2) \(\varphi\) is the region describing the data state of global variables, and (3) \(S\) is the state of scheduler. The state \(S\) does all the book keeping necessary to model the behavior of the scheduler. For example, it keeps track of the status of threads and events, the events that sleeping threads are waiting for, and the delays of event notifications.

To expand the ARF, we need to execute primitive functions and to explore all possible schedules. To this end, we introduce the function SEXEC that takes as inputs a scheduler state and a call to a primitive function \(f\), and returns the updated scheduler state obtained from executing \(f\). For example, the state \(S' = \text{SEEXEC}(S, \text{wait\_event}(e))\) is obtained from the state \(S\) by changing the status of running thread to sleep, and noting that the now sleeping thread is waiting for an event \(e\).

We also introduce the function SCHED that implements the scheduler. This function takes as an input a scheduler state and returns a set of scheduler states, each of which has exactly one running thread. These resulting states represent all possible schedules.

To describe the expansion of a node in ARF, we assume that there is at most one running thread in the scheduler state of the node. The rules for expanding a node \((q_1, s_1, \varphi_1), \ldots, (q_n, s_n, \varphi_n), \varphi, S)\) are as follows:

E1. If there is a running thread \(i\) in \(S\) such that the thread performs an operation \(op\), then the successor node is obtained in the following way:
• If \( op \) is not a primitive function, then the successor node is \((\langle q_1, s_1, \varphi_1 \rangle, \ldots, \langle q_n, s_n, \varphi_n \rangle, \varphi, S')\) where \( \varphi_i = SP^\pi(\varphi_i \land \varphi, op) \), \( \varphi_j = SP^\pi(\varphi_j \land \varphi, \text{HAVOC}(op)) \) for \( j \neq i \), \( \varphi' = SP^\pi(\varphi, op) \), \( s_k = s_k \) for all \( k = 1, \ldots, n \), and \( S' = S \). \( SP^\pi(\varphi, op) \) computes the abstract strongest post condition w.r.t. precision \( \pi \). In our case of predicate abstraction the precision \( \pi \) can contain (1) a set of predicates that are tracked for the global region \( \varphi \), and (2) for all \( i \), a set of predicates that are tracked for each thread region \( \varphi_i \). HAVOC is a function that collects all global variables that are possibly updated by the operation \( op \), and builds a new operation where these variables are assigned with new fresh variables. We do this since we do not want to leak variables local to the running thread in order to update the region of other threads.

• If \( op \) is a primitive function, then the new node is \((\langle q_1, s_1, \varphi_1 \rangle, \ldots, \langle q_n, s_n, \varphi_n \rangle, \varphi, S')\) where \( S' = SEXEC(S, op) \).

E2. If there is no more running thread in \( S \), then for each scheduler’s state \( S' \in SCHED(S) \) we create a node \((\langle q_1, s_1, \varphi_1 \rangle, \ldots, \langle q_n, s_n, \varphi_n \rangle, \varphi, S' \) such that the node becomes the root node of a new ART that is then added to the ARF. This represents the context switch that occurs when a thread gives the control back to the scheduler.

In the same way as the classical lazy abstraction, one stops expanding a node if the node is covered by other nodes. In our case we say that a node \((\langle q_1, s_1, \varphi_1 \rangle, \ldots, \langle q_n, s_n, \varphi_n \rangle, \varphi, S)\) is covered by a node \((\langle q'_1, s'_1, \varphi'_1 \rangle, \ldots, \langle q'_n, s'_n, \varphi'_n \rangle, \varphi', S')\) if (1) \( q_i = q'_i \) and \( s_i = s'_i \) for \( i = 1, \ldots, n \), (2) \( S = S' \), and (3) \( \varphi \rightarrow \varphi' \land \bigwedge_{i=1}^{n} (\varphi_i \rightarrow \varphi'_i) \) are valid. We also stop expanding a node if the conjunction of all thread regions and the global region is unsatisfiable.

We say that an ARF is complete if it is closed under the expansion rules described above and there is no node that can be expanded. An ARF is safe if it is complete and, for every node \((\langle q_1, s_1, \varphi_1 \rangle, \ldots, \langle q_n, s_n, \varphi_n \rangle, \varphi, S)\) in the ARF such that \( \varphi \land \bigwedge_{i=1}^{n} \varphi_i \) is satisfiable, none of the locations \( q_1, \ldots, q_n \) are error locations.

### B. ARF construction

The construction of an ARF starts with a single ART representing reachable states of the main function. In the root node of that ART all regions are initialized with \( True \), all thread locations are set to the entries of the corresponding threads, all call stacks are empty, and the only running thread in the scheduler’s state is the main function. The main function then suspends itself by calling a primitive function that starts the simulation.

We expand the ARF using the rules E1 and E2 until either the ARF is complete or we reach a node where one of the thread’s location is an error location. In the latter case we build a counterexample consisting of paths in the trees of the ARF and check if the counterexample is feasible. If it is feasible, then we have found a real counterexample witnessing that the program is unsafe. Otherwise, we use the spurious counterexample to discover predicates to refine the ARF.

### C. Counterexample analysis and predicate discovery

The counterexample in our proposed technique is built in a similar way to that of in the classical lazy abstraction for sequential programs. In our case each call to a primitive function is replaced with a \( nop \) (no operation). The connections between trees induced by \text{SCHED} \ is removed and the two connected nodes are collapsed into one.

Let us consider the path represented in Fig. 2. There are two threads in this example. First, thread 1 moves from node 0 to node 1 with operation \( op_1 \), and then moves from node 1 to node 2 with \( \text{wait\_event}(e) \) that makes thread 1 sleep and wait for the event \( e \) to be notified. The scheduler \text{SCHED} \ is then executed, and this execution creates a connection from node 2 to node 3, and also makes thread 2 as the running thread. Finally, thread 2 moves from node 3 to error node 4 with operation \( op_2 \). The counterexample is built by replacing the call to \( \text{wait\_event}(e) \) labeling the transition from node 2 to 3 with \( nop \) and by collapsing nodes 2 and 3 into a new node 2.3. We thus obtain the path depicted in the lower part of Fig. 2. This final path corresponds to a “standard” path in the pure sequential software model checker, and is the path we consider for the counterexample analysis.

When the formula corresponding to the error path built above is unsatisfiable, then the proof of unsatisfiability is analyzed in order to extract new predicates. These predicates are then used to refine the abstraction in order to rule out this unfeasible error path in the expansion of ARF. For this purpose we re-use the same techniques used in the sequential case, e.g. Craig interpolants and unsatisfiable core. The newly discovered predicates are then used to update the precision. Depending on the nature of the predicates, they can be associated to all threads globally, which is the precision of the global region, or to a specific thread, which is the precision of the thread region. Due to lack of space, we refer the reader to [19] for a more thorough discussion of the refinement process.

### D. Parametric Summarization of Control Flow Automata

CFA summarization based on the large block encoding (LBE) has been introduced in [12]. The encoding can also be applied to summarize the CFA representing a thread.

We define a parameterized version of the LBE w.r.t. a set \( \Gamma \subseteq \text{Ops} \) of operations that is used to prevent the creation of a large block. The algorithm to compute parametric LBE is a variant of the algorithm described in [12]. First, a CFA is a tuple \( (L, G) \) where \( L \) is a set of control locations and \( G \subseteq L \times \text{Ops} \times L \) is a set of edges. Without loss of generality, we assume that the CFA has at most one error location denoted by \( l_e \). The LBE of \( \Gamma \)-CFA Summarization consists of the application of the rules we
describe below: we first apply the rule R1, and then repeatedly apply the rule R2 and R3 until none of them are applicable.

**R1.** We remove all edges \((l_1, *, *)\) from \(G\). This rule transforms the error location into a sink location.

**R2.** If \((l_1, op, l_2) \in G\) such that \(l_1 \neq l_2\), \(op \notin \Gamma\), \(l_2\) has no other incoming edges, and for all \((l_2, op_i, l_i) \in G\) we have \(op_i \notin \Gamma\), then \(L = L \setminus \{l_2\}\) and \(G = (G \setminus \{(l_1, op, l_2)\}) \cup \{(l_1, op_i, l_i)\} for all \(i\). If the current operation \(op\), or one of the outgoing operations is in \(\Gamma\), then we stop summarizing the current block.

**R3.** If \((l_1, op_1, l_2) \in G\), \((l_1, op_2, l_2) \in G\), and none of \(op_1, op_2\) are in \(\Gamma\) then \(G = (G \setminus \{(l_1, op_1, l_2), (l_1, op_2, l_2)\}) \cup \{(l_1, op_1 \| op_2, l_2)\}\). Intuitively, if there is a choice and none of the two outgoing operations are in \(\Gamma\), then we join the operations.

Since the parameter of summarization only prevents the creation of large blocks, the correctness of summarization as stated in [12] still holds for the above rules.

### V. RELATED WORK

There have been some works on the verification of SystemC designs. Scoot [20] is a tool that extracts from a SystemC design a flat C++ model that can be analyzed by SMT solver [17]. The SystemC scheduler itself is included in the flat model. Scoot, to the best of our knowledge, has only been used for race analysis [21], and for synthesizing a static scheduler to speed up simulation [22]. Our work on embedding the scheduler into the model-checking algorithm can benefit from the techniques described in [21] for reducing the number of schedules to explore.

CheckSyC [4] is a tool used for property and equivalence checking, and for simulation of SystemC designs. It relies on SAT based bounded model checking (BMC) and thus does not support unbounded loops. Moreover CheckSyC does not support SystemC constructs that have no correspondence in RTL, like channels.

Lussy [3] is a toolbox for the verification of SystemC designs at TLM. The tool extracts from a SystemC design a set of parallel automata that captures the semantics of the design, including the SystemC scheduler. These automata are then translated into Lustre or SMV model for the verification. The results reported in [23] show that the approach does not scale. An extension for the use of Spin is discussed in [6]. However, this translation is manual. Moreover, it is bound to not scale-up when the SystemC design requires to model nondeterministic signals with a large domain like e.g. an integer. For us, this is not a problem since we model them symbolically.

In [7] the SystemC design is encoded as a network of timed automata where the synchronization mechanism is modeled through channels. The execution semantics is specified through a pre-determined model of the scheduler, and by means of templates for events and threads. The resulting network of automata is verified using the UPPAAL model checker. This approach only supports bounded integer variables.

Formal verification of SystemC designs by abstracting away the scheduler, that is encoded in each of the threads, has been reported in [5]. This work does not handle channel updates and time delays. Our translation from SystemC to C can adopt the technique in the paper to simplify the resulting C program.

Works on the verification of multi-threaded C programs are related to our work. Software model checkers for multi-threaded programs such as Verisoft [24] and Zing [25] explore states and transitions using explicit enumeration. Although several state space reduction techniques (e.g. partial order reduction [26] and transaction based methods [27]) have been proposed, they do not scale well because of the state explosion caused by the thread interleaving. Extensions of the above techniques by using symbolic encodings [28] combined with bounded context switches [29] and abstraction [30] have been proposed. In [31] an asynchronous modeling is used to reduce the size of BMC problems. All of these techniques can be applied to the verification of SystemC designs by properly encoding the semantics of the SystemC scheduler. Our approach can benefit from these optimizations. In particular we expect that partial-order reduction that can reduce the number of schedules to explore will lead to dramatic improvements, but we leave it as future work.

### VI. EXPERIMENTAL EVALUATION

We have implemented a tool chain that supports the SystemC verification approaches presented in this paper. The front-end for handling SystemC is an extended version of PINAPA [13] modified to generate the flattened pure sequential C program described in Section III, and the output suitable for the new algorithm described in Section IV.

To deal with the sequential C program, we have implemented a new software model checker for C that we call SYCMC. Inspired by BLAST [8], SYCMC implements lazy predicate abstraction. Furthermore, SYCMC also provides LBE and the \(\Gamma\)-CFA summarization described before. SYCMC is built on top of an extended version of NuSMV [14] that integrates the MathSAT [32] SMT solver and provides advanced algorithms for performing predicate abstraction by combining BDDs and SMT formulas [15], [16]. The new ESST model-checking algorithm is implemented within SYCMC. In SYCMC as well as in ESST each time we expand an ART (ARF) node we perform the check to verify whether the newly generated node is covered by another ART (ARF) node. Thus, it is fundamental to perform this check as efficiently as possible. Similarly to CPACHECKER, in SYCMC as well as in ESST we use BDDs to represent the regions, and we exploit them for efficiently checking whether a node is covered by another node.

#### A. Results

We used benchmarks taken and adapted from the SystemC distribution [1], from [23], and from [33] to experiment with our approaches. To the best of our knowledge, none of the tools used in [3], [4], [7] is available for comparison. We first experimented with the translation of SystemC models to C programs, by running the benchmarks on the following model checkers: SATABS [17], BLAST [8], CPACHECKER presented in [12], and SYCMC. We then experimented the ESST algorithm of
SYCMC on the same set of benchmarks. As the model checkers feature a number of verification options, we only consider what turned out to be the best options for the benchmarks. For BLAST we used the -foci option, while for CPAchecker and for SYCMC we applied LBE, depth first node expansion with global handling of predicates, and restarting ART from scratch when new predicates are discovered. We have experimented the tools on an Intel-Xeon DC 3GHz running Linux, equipped with 4GB of RAM. We fixed the time limit to 1000 seconds, and the memory limit to 2GB.

The results of experiments are shown on Table I. In the second column we report S, U, or - to indicate that the verification status of the benchmark is safe, unsafe, or unavailable respectively. The unavailability of the status is due to time or memory out. In the remaining columns we report the running time in seconds. We use T.O. for time out, M.O. for memory out, and N.A. for not available.

The results show that the translation approach is feasible, but the model checkers often reached timeout. This is because the presence of the scheduler in the C program enlarges the search space that has to be explored by the model checkers. Moreover, we noticed that several iterations of refinement are needed to discover predicates describing the status of the scheduler in order to rule out spurious counterexamples. We notice that, as far as these benchmarks are concerned, CPAchecker outperforms BLAST, while we have cases where SYCMC performs better than CPAchecker, and others where it performs worse. This is explained by the fact that the search in the two model checkers, although similar may end-up exploring paths in a different order and thus discovering different sets of predicates.

The table clearly shows that the ESST algorithm outperforms the other four approaches in most cases. In the case of pipeline design CPAchecker and SYCMC outperform the ESST algorithm. It turns out that for the verification of this design precise details of the scheduler are not needed. CPAchecker and SYCMC are able to exploit this characteristic and thus they end up exploring less abstract states than ESST. Indeed, for this design the ESST algorithm needs to explore many possible schedules that can be reduced by using techniques like partial-order reduction. For the mem-slave design SATABs outperforms other model checkers. SYCMC and ESST employ a precise Boolean abstraction in the expansion of the ART. Such an abstraction is expensive when there are a large number of predicates involved. For this design, SYCMC and ESST already discovered about 70 predicates in the early refinement steps. SATABs also discovered a quite large number of predicates (51 predicates). However, it performs a cheap approximated abstraction that turns out to be sufficient for the verification of this design.

All the benchmarks and the executable to reproduce the results reported in this paper are available at http://es.fbk.eu/people/roveri/tests/fmcad2010.

### B. Limitations

The approaches presented in this paper assume that the SystemC design does not contain any dynamic creation of threads, channels, and module instances. In particular, in the sequentialization approach the encoding of the scheduler requires those components to be known a priori. For example, to encode the evaluation and the channel update phases (the functions eval and update_channels, respectively) one needs to know all threads and channels that are involved in the simulation. In the threaded C approach we assume the values of \( t \) and \( e \) in wait(\( t \)) and wait_event(\( e \)) can be determined statically. Similarly for the translation to threaded C and in the ESST algorithm, at the moment we do not support dynamic creation of threads, channels, and module instances. It turns out that also the SystemC front-end we use for our translator suffers of these limitations. Indeed, PINAPA parses the SystemC design and executes it until the point just before the simulation begins. At that point PINAPA gives access to the abstract syntax tree (AST) of the design and to all the ground SystemC objects (i.e. module instances, channels, and threads) of the design. We remark that, these limitations do not affect the applicability of the proposed techniques since, to the best of our knowledge, most real SystemC design satisfy this assumption.

The PINAPA SystemC front-end at the current stage of development suffers of many other limitations. For example, as far as we know, it does not recognize all SystemC transaction-level modeling (TLM) constructs and does not fully support function pointers. Because of these limitations, our translator from SystemC to sequential C (and also to threaded C) does not handle such constructs either. For the experiments presented in this paper we extended PINAPA to handle simple TLM

<table>
<thead>
<tr>
<th>Name</th>
<th>V</th>
<th>SATABs</th>
<th>BLAST</th>
<th>CPA,C</th>
<th>SYCMC</th>
<th>ESST</th>
<th>SYCMC</th>
</tr>
</thead>
<tbody>
<tr>
<td>toy1</td>
<td>S</td>
<td>20:050</td>
<td>T.O.</td>
<td>104:780</td>
<td>35:300</td>
<td>T.O.</td>
<td>1:900</td>
</tr>
<tr>
<td>toy2</td>
<td>U</td>
<td>20:090</td>
<td>T.O.</td>
<td>14:590</td>
<td>36:990</td>
<td>T.O.</td>
<td>0:010</td>
</tr>
<tr>
<td>token-ring1</td>
<td>S</td>
<td>15:260</td>
<td>T.O.</td>
<td>14:560</td>
<td>1:900</td>
<td>T.O.</td>
<td>0:190</td>
</tr>
<tr>
<td>token-ring2</td>
<td>S</td>
<td>60:300</td>
<td>T.O.</td>
<td>91:300</td>
<td>T.O.</td>
<td>T.O.</td>
<td>0:400</td>
</tr>
<tr>
<td>token-ring10</td>
<td>S</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>0:010</td>
</tr>
<tr>
<td>transmitter1</td>
<td>U</td>
<td>2:330</td>
<td>1:270</td>
<td>11:850</td>
<td>6:200</td>
<td>T.O.</td>
<td>0:190</td>
</tr>
<tr>
<td>transmitter2</td>
<td>U</td>
<td>26:920</td>
<td>29:400</td>
<td>18:210</td>
<td>640:750</td>
<td>T.O.</td>
<td>0:010</td>
</tr>
<tr>
<td>transmitter3</td>
<td>U</td>
<td>61:460</td>
<td>301:350</td>
<td>44:320</td>
<td>176:290</td>
<td>T.O.</td>
<td>0:010</td>
</tr>
<tr>
<td>transmitter4</td>
<td>S</td>
<td>190:620</td>
<td>T.O.</td>
<td>113:490</td>
<td>T.O.</td>
<td>0:090</td>
<td></td>
</tr>
<tr>
<td>transmitter5</td>
<td>S</td>
<td>472:180</td>
<td>T.O.</td>
<td>296:580</td>
<td>T.O.</td>
<td>0:190</td>
<td></td>
</tr>
<tr>
<td>transmitter6</td>
<td>S</td>
<td>T.O.</td>
<td>T.O.</td>
<td>969:530</td>
<td>T.O.</td>
<td>M.O.</td>
<td>T.O.</td>
</tr>
<tr>
<td>transmitter11</td>
<td>U</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>150:480</td>
</tr>
<tr>
<td>transmitter12</td>
<td>U</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>150:480</td>
</tr>
<tr>
<td>kundu2</td>
<td>S</td>
<td>41:500</td>
<td>245:850</td>
<td>57:160</td>
<td>T.O.</td>
<td>T.O.</td>
<td>0:000</td>
</tr>
<tr>
<td>bistcell</td>
<td>S</td>
<td>36:600</td>
<td>T.O.</td>
<td>10:560</td>
<td>38:000</td>
<td>T.O.</td>
<td>1:990</td>
</tr>
<tr>
<td>pc-slave2</td>
<td>S</td>
<td>5:210</td>
<td>300:3800</td>
<td>28:990</td>
<td>34:790</td>
<td>T.O.</td>
<td>0:300</td>
</tr>
<tr>
<td>mem-slave</td>
<td>S</td>
<td>7:210</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>T.O.</td>
<td>677:010</td>
</tr>
</tbody>
</table>

**Table I: Results for experimental evaluation.**
constructs like `sc_export`. Support for additional SystemC constructs can be added to Pinapa with a reasonable effort. As far as the limitations of our translator are concerned, we do not yet support rich C++ features like standard template library (STL) data structures and respective constructs, and we do not yet support pointers, arrays, and dynamic creation of objects. To this end, we remark that most of the software model checkers currently available are not able to fully support all of them. We remark that, our translator can be extended to support such constructs with a reasonable effort.

Finally, the new SyCMC and ESST model checkers are not yet able to handle designs that use complex data types (like e.g. records), pointers, arrays, dynamic creation of objects, and recursive function. However, support for all these constructs is currently argued of future extensions of the tools.

VII. CONCLUSIONS AND FUTURE WORK

In this paper we have presented two novel approaches aiming at lifting software model checking techniques to the verification of SystemC designs. We first presented a conversion of a SystemC design into an C program that can be verified by any off the shelf software model checker for C. Second, we presented a novel model checking algorithm that combines an explicit model checking technique to model the states of SystemC scheduler with lazy abstraction. Both approaches have been implemented in a tool set and an experimental evaluation was carried out showing the potential of the approach and the fact that the new algorithm outperforms the first approach.

As future work, we will investigate the applicability of static and dynamic partial order techniques to reduce the number of paths to explore. We will extend the set of primitives to interact with the scheduler to better handle TLM constructs. Moreover, we will investigate the possibility to handle the scheduler semi-symmetrically by enumerating possible next states exploiting SMT techniques as to eliminate the current limitations of the ESST approach. Finally, we will also extend our back-end to support richer data like e.g. arrays [34], [35].

ACKNOWLEDGMENTS

We thank A. Griggio for the fruitful discussions on LBE and on the behavior of Cpachecker. This work is sponsored by the EU grant FP7-2007-IST-1-217069 COCONUT.

REFERENCES